- 专利标题: Memory controller with flexible address decoding
-
申请号: US15211887申请日: 2016-07-15
-
公开(公告)号: US10403333B2公开(公告)日: 2019-09-03
- 发明人: Kevin M. Brandl , Thomas Hamilton , Hideki Kanayama , Kedarnath Balakrishnan , James R. Magro , Guanhao Shen , Mark Fowler
- 申请人: Advanced Micro Devices, Inc.
- 申请人地址: US CA Santa Clara
- 专利权人: ADVANCED MICRO DEVICES, INC.
- 当前专利权人: ADVANCED MICRO DEVICES, INC.
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Polansky & Associates, P.L.L.C.
- 代理商 Paul J. Polansky
- 主分类号: G11C7/10
- IPC分类号: G11C7/10 ; G06F12/1018 ; G11C11/408
摘要:
A memory controller includes a host interface for receiving memory access requests including access addresses, a memory interface for providing memory accesses to a memory system, and an address decoder coupled to the host interface for programmably mapping the access addresses to selected ones of a plurality of regions. The address decoder is programmable to map the access addresses to a first region having a non-power-of-two size using a primary decoder and a secondary decoder each having power-of-two sizes, and providing a first region mapping signal in response. A command queue stores the memory access requests and region mapping signals. An arbiter picks the memory access requests from the command queue based on a plurality of criteria, which are evaluated based in part on the region mapping signals, and provides corresponding memory accesses to the memory interface in response.
公开/授权文献
- US20180019006A1 MEMORY CONTROLLER WITH FLEXIBLE ADDRESS DECODING 公开/授权日:2018-01-18
信息查询