- 专利标题: Systems and methods involving lock-loop circuits, clock signal alignment, phase-averaging feedback clock circuitry
-
申请号: US15845578申请日: 2017-12-18
-
公开(公告)号: US10425070B2公开(公告)日: 2019-09-24
- 发明人: Yu-Chi Cheng , Patrick Chuang , Jae-Hyeong Kim
- 申请人: GSI Technology, Inc.
- 申请人地址: US CA Sunnyvale
- 专利权人: GSI Technology, Inc.
- 当前专利权人: GSI Technology, Inc.
- 当前专利权人地址: US CA Sunnyvale
- 代理机构: DLA Piper LLP (US)
- 主分类号: H03K5/15
- IPC分类号: H03K5/15 ; H03L7/081 ; H03K5/135 ; H03L7/08 ; H03L7/16 ; H03K5/00
摘要:
Systems and methods associated with reducing clock skew are disclosed. In some exemplary embodiments, there is provided circuitry associated with lock loop circuits such as a phase lock loop (PLL). Such circuitry may comprise output clock tree circuitry and phase averaging circuitry. In other exemplary embodiments, there is provided circuitry associated with delay lock loop (DLL) circuits. Such circuitry may comprise output clock tree circuitry and/or phase averaging circuitry.
公开/授权文献
信息查询
IPC分类: