Invention Grant
- Patent Title: Resistive memory device having reduced chip size and operation method thereof
-
Application No.: US16450035Application Date: 2019-06-24
-
Publication No.: US10600466B2Publication Date: 2020-03-24
- Inventor: Suk-Soo Pyo , Hyun-Taek Jung , Tae-Joong Song
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si, Gyeonggi-Do
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si, Gyeonggi-Do
- Agency: F. Chau & Associates, LLC
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C11/16 ; G11C8/08 ; G11C13/00 ; G11C11/56

Abstract:
A resistive memory device includes: a voltage generator generating a write word line voltage according to activation of a write enable signal; a switch circuit outputting one of the write word line voltage and a read word line voltage in response to the write enable signal as an output voltage; a word line power path connected to the switch circuit to receive the output voltage; and a word line driver driving a word line according to a voltage applied to the word line power path, wherein a write command starts to be received after a certain delay following the activation of the write enable signal, and a write operation is performed within an activation period of the write enable signal in response to the received write command.
Public/Granted literature
- US20190311755A1 RESISTIVE MEMORY DEVICE HAVING REDUCED CHIP SIZE AND OPERATION METHOD THEREOF Public/Granted day:2019-10-10
Information query