Invention Grant
- Patent Title: Memory devices configured to perform leak checks
-
Application No.: US16432059Application Date: 2019-06-05
-
Publication No.: US10665307B2Publication Date: 2020-05-26
- Inventor: Jeffrey A. Kessenich , Joemar Sinipete , Chiming Chu , Jason L. Nevill , Kenneth W. Marr , Renato C. Padilla
- Applicant: MICRON TECHNOLOGY, INC.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dicke, Billig & Czaja, PLLC
- Main IPC: G11C16/06
- IPC: G11C16/06 ; G11C16/34 ; G11C29/04 ; G01R31/02 ; G11C16/10 ; G11C29/02 ; G11C8/08 ; G11C7/00 ; G11C29/50 ; G11C7/02 ; G01R31/28 ; G01R31/30 ; G11C16/26 ; G11C29/12 ; G11C16/00

Abstract:
Memory devices include an array of memory cells and circuitry for control and/or access of the array of memory cells, wherein the circuitry is configured to perform a method including applying a first voltage to the access line following a verify of the program operation then electrically floating the access line, connecting the access line to the first input of the operational amplifier, applying a second voltage to a second access line adjacent the access line, applying a reference current to the access line while applying the second voltage to the second access line, applying the reference voltage to the second input of the operational amplifier while applying the second voltage to the second access line, and indicating a fail status of the program operation if current flow to or from the access line exceeds the reference current sinking current from, or sourcing current to, respectively, the first access line.
Public/Granted literature
- US20190287634A1 MEMORY DEVICES CONFIGURED TO PERFORM LEAK CHECKS Public/Granted day:2019-09-19
Information query