Invention Grant
- Patent Title: Fabrication method for a 3-dimensional NOR memory array
-
Application No.: US16510610Application Date: 2019-07-12
-
Publication No.: US10741581B2Publication Date: 2020-08-11
- Inventor: Eli Harari , Scott Brad Herner , Wu-Yi Henry Chien
- Applicant: Sunrise Memory Corporation
- Applicant Address: US CA Fremont
- Assignee: SUNRISE MEMORY CORPORATION
- Current Assignee: SUNRISE MEMORY CORPORATION
- Current Assignee Address: US CA Fremont
- Agency: VLP Law Group, LLP
- Agent Edward C. Kwok
- Main IPC: H01L21/00
- IPC: H01L21/00 ; H01L27/11582 ; H01L21/306 ; H01L21/02 ; H01L21/311 ; H01L21/768 ; H01L29/08 ; H01L21/027 ; H01L21/3105 ; H01L27/00

Abstract:
A process for manufacturing a 3-dimensional memory structure includes: (a) providing one or more active layers over a planar surface of a semiconductor substrate, each active layer comprising (i) first and second semiconductor layers of a first conductivity; (ii) a dielectric layer separating the first and second semiconductor layer; and (ii) one or more sacrificial layers, at least one of sacrificial layers being adjacent the first semiconductor layer; (b) etching the active layers to create a plurality of active stacks and a first set of trenches each separating and exposing sidewalls of adjacent active stacks; (c) filling the first set of trenches by a silicon oxide; (d) patterning and etching the silicon oxide to create silicon oxide columns each abutting adjacent active stacks and to expose portions of one or more sidewalls of the active stacks; (e) removing the sacrificial layers from exposed portions of the sidewalls by isotropic etching through the exposed portions of the sidewalls of the active stacks to create corresponding cavities in the active layers; (f) filling the cavities in the active stacks by a metallic or conductor material; (g) recessing the dielectric layer from the exposed sidewalls of the active stacks; and (h) filling recesses in the dielectric layer by a third semiconductor layer of a second conductivity opposite the first conductivity.
Public/Granted literature
- US20200020718A1 Fabrication Method for a 3-Dimensional NOR Memory Array Public/Granted day:2020-01-16
Information query
IPC分类: