Invention Grant
- Patent Title: Low power high speed receiver with reduced decision feedback equalizer samplers
-
Application No.: US16452381Application Date: 2019-06-25
-
Publication No.: US10756931B2Publication Date: 2020-08-25
- Inventor: Tawfiq Musah , Hariprasath Venkatram , Bryan K. Casper
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Green, Howard & Mughal, LLP
- Main IPC: H04L25/03
- IPC: H04L25/03 ; H04L7/033 ; H04L7/00

Abstract:
Described is an apparatus which comprises: a Variable Gain Amplifier (VGA); a set of samplers to sample data output from the VGA according to a clock signal; and a Clock Data Recovery (CDR) circuit to adjust phase of the clock signal such that magnitude of a first post-cursor signal associated with the sampled data is substantially half of a magnitude of a primary cursor tap associated with the sampled data.
Public/Granted literature
- US20190312756A1 LOW POWER HIGH SPEED RECEIVER WITH REDUCED DECISION FEEDBACK EQUALIZER SAMPLERS Public/Granted day:2019-10-10
Information query