- Patent Title: Securely exposing an accelerator to privileged system components
-
Application No.: US16024022Application Date: 2018-06-29
-
Publication No.: US10762244B2Publication Date: 2020-09-01
- Inventor: Joshua Fender , Utkarsh Y. Kakaiya , Mohan Nair , Brian Morris , Pratik Marolia
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06F21/00
- IPC: G06F21/00 ; G06F21/76 ; H04L29/08 ; G06F11/14 ; G06F1/3206 ; G06F21/54 ; G06F1/324 ; G06F21/74 ; H04L29/06 ; G06F1/20 ; G06F1/3287

Abstract:
Various embodiments are generally directed to securing systems that include hardware accelerators, such as FPGA-based accelerators, and privileged system components. Some embodiments may provide a security broker. In various embodiments, the security broker may provide interfaces between the hardware accelerator and the privileged component. Some embodiments may receive an instruction from the hardware accelerator targeting the privileged component, and validate the instruction based on a configuration. In some embodiments, upon determining the instruction is not validated, the instruction is restricted from further processing.
Public/Granted literature
- US20190042801A1 SECURELY EXPOSING AN ACCELERATOR TO PRIVILEGED SYSTEM COMPONENTS Public/Granted day:2019-02-07
Information query