- 专利标题: Spectrally efficient digital logic (SEDL) analog to digital converter (ADC)
-
申请号: US16451624申请日: 2019-06-25
-
公开(公告)号: US10944415B2公开(公告)日: 2021-03-09
- 发明人: Robert J. Murphy
- 申请人: Massachusetts Institute of Technology
- 申请人地址: US MA Cambridge
- 专利权人: Massachusetts Institute of Technology
- 当前专利权人: Massachusetts Institute of Technology
- 当前专利权人地址: US MA Cambridge
- 代理机构: Daly, Crowley, Mofford & Durkee, LLP
- 主分类号: H03M1/34
- IPC分类号: H03M1/34 ; H03K5/24 ; H03K19/20 ; H03K19/21
摘要:
Spectrally-efficient digital logic (SEDL) techniques implement spectrally-efficient pulses (e.g., Gaussian-shaped pulses) in lieu of conventional square waveforms to improve electromagnetic, radio frequency, and other unwanted emissions. The SEDL techniques can be used for analog-to-digital converters (ADC) and digital-to-analog converters (DAC). An ADC circuit comprises a plurality of comparators configured to receive an analog input signal and compare the analog input signal to a predetermined reference signal, an encoder, and a spectrally-efficient circuit. A DAC circuit includes an integrator circuit, a clocked comparator circuit, a pulse generator, and a combiner circuit. The clocked comparator circuit receives the logic state of each SEDL pulse. The pulse generator receives the logic state and generates a scaled SEDL pulse for each input SEDL pulse. A combiner circuit combines the outputs from the pulse generator and determines analog value corresponding to the input values.
公开/授权文献
信息查询
IPC分类: