- Patent Title: Electronic display reduced blanking duration systems and methods
-
Application No.: US16110953Application Date: 2018-08-23
-
Publication No.: US10983583B2Publication Date: 2021-04-20
- Inventor: Peter F. Holland , Christopher P. Tann , Malcolm D. Gray , Hari Ganesh R. Thirunageswaram , Kristan Jon Monsen
- Applicant: Apple Inc.
- Applicant Address: US CA Cupertino
- Assignee: Apple Inc.
- Current Assignee: Apple Inc.
- Current Assignee Address: US CA Cupertino
- Agency: Fletcher Yoder, P.C.
- Main IPC: G09G5/36
- IPC: G09G5/36 ; G06F1/32 ; G06T1/60 ; G09G5/00 ; G06F1/3234 ; G06F1/3296 ; G06T15/00 ; G06T1/20

Abstract:
The configuration buffer may be divided into partitions that may effectively function as multiple linked configuration buffers. The linked partitions may each be associated with a portion of the display pipeline (e.g., an image process block) and may each be responsible for loading configuration entries into the programmable register(s) of a portion of the display pipeline. In this manner, the partitions may load the associated programmable register(s) of the display pipeline substantially simultaneously, reducing the time used to configure the entire display pipeline. Since configuration of the display pipeline may occur during the blanking period, a reduction in display pipeline configuration time may reduce the blanking period and increase the time for driving pixels of the display, thereby improving perceived image quality (e.g., pixel yield of the display panel).
Public/Granted literature
- US20200064902A1 ELECTRONIC DISPLAY REDUCED BLANKING DURATION SYSTEMS AND METHODS Public/Granted day:2020-02-27
Information query