Invention Grant
- Patent Title: Contact resistance between via and conductive line
-
Application No.: US16573719Application Date: 2019-09-17
-
Publication No.: US11335592B2Publication Date: 2022-05-17
- Inventor: Chun-Yuan Chen , Shih-Chuan Chiu , Jia-Chuan You , Chia-Hao Chang , Tien-Lu Lin , Yu-Ming Lin
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Haynes and Boone, LLP
- Main IPC: H01L21/768
- IPC: H01L21/768 ; H01L21/321 ; H01L23/522 ; H01L23/532

Abstract:
A method includes forming a first conductive feature on a substrate, forming a via that contacts the first conductive feature, the via comprising a conductive material, performing a Chemical Mechanical Polishing (CMP) process to a top surface of the via, depositing an Interlayer Dielectric (ILD) layer on the via, forming a trench within the ILD layer to expose the via, and filling the trench with a second conductive feature that contacts the via, the second conductive feature comprising a same material as the conductive material.
Public/Granted literature
- US20210082742A1 Contact Resistance Between Via and Conductive Line Public/Granted day:2021-03-18
Information query
IPC分类: