Invention Grant
- Patent Title: Semiconductor processing system with in-situ electrical bias and methods thereof
-
Application No.: US16841342Application Date: 2020-04-06
-
Publication No.: US11335792B2Publication Date: 2022-05-17
- Inventor: David Hurley , Ioan Domsa , Ian Colgan , Gerhardus Van Der Linde , Patrick Hughes , Maciej Burel , Barry Clarke , Mihaela Ioana Popovici , Lars-Ake Ragnarsson
- Applicant: Tokyo Electron Limited
- Applicant Address: JP Tokyo
- Assignee: Tokyo Electron Limited
- Current Assignee: Tokyo Electron Limited
- Current Assignee Address: JP Tokyo
- Agency: Slater Matsil, LLP
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L21/02 ; H01L21/67

Abstract:
A method of fabricating a semiconductor device includes placing a semiconductor wafer into a processing chamber, the semiconductor wafer including a first conductive layer and a second conductive layer separated by an intermediate layer; applying an electrical bias voltage across the intermediate layer by coupling the first conductive layer to a first potential and coupling the second conductive layer to a second potential; and annealing the semiconductor wafer while applying the electrical bias voltage.
Public/Granted literature
- US20210313444A1 SEMICONDUCTOR PROCESSING SYSTEM WITH IN-SITU ELECTRICAL BIAS AND METHODS THEREOF Public/Granted day:2021-10-07
Information query
IPC分类: