- 专利标题: Methods for optimizing circuit performance via configurable clock skews
-
申请号: US17214594申请日: 2021-03-26
-
公开(公告)号: US11480993B2公开(公告)日: 2022-10-25
- 发明人: Mark Bourgeault
- 申请人: ALTERA CORPORATION
- 申请人地址: US CA San Jose
- 专利权人: ALTERA CORPORATION
- 当前专利权人: ALTERA CORPORATION
- 当前专利权人地址: US CA San Jose
- 代理机构: Fletcher Yoder, P.C.
- 主分类号: G06F1/10
- IPC分类号: G06F1/10 ; H03K19/173 ; G06F30/39 ; G06F30/331 ; G06F30/392 ; G06F30/394 ; G06F30/3312 ; G06F1/06 ; H03L7/07 ; H03K3/037
摘要:
An integrated circuits with sequential logic circuitry is provided. The sequential logic circuitry may including latching circuits that receive clock signals from on-chip or off-chip clock sources. The clock signals may exhibit clock skew that is native to the integrated circuit. The natively existing clock skew can be leverage to perform time borrowing to help optimize circuit performance. The desired clock skew can be achieved by intelligent placement of the clock sources and deliberate routing of the clock signals from the clock sources to respective types of clock distribution networks on the integrated circuit.
公开/授权文献
信息查询