Invention Grant
- Patent Title: Memory circuit structure with supply voltage transmitted via word line
-
Application No.: US17447841Application Date: 2021-09-16
-
Publication No.: US11621035B1Publication Date: 2023-04-04
- Inventor: Vivek Raj , Vinayak Rajendra Ganji , Shivraj Gurpadappa Dharne
- Applicant: GlobalFoundries U.S. Inc.
- Applicant Address: US NY Malta
- Assignee: GlobalFoundries U.S. Inc.
- Current Assignee: GlobalFoundries U.S. Inc.
- Current Assignee Address: US NY Malta
- Agency: Hoffman Warnick LLC
- Agent David Cain
- Main IPC: G11C8/10
- IPC: G11C8/10 ; G11C11/418 ; G11C11/419 ; G11C8/08 ; G11C7/10

Abstract:
Embodiments of the present disclosure provide a memory circuit structure including a transistor array for writing a plurality of bits to a memory element. The transistor array includes a first transistor having a first source/drain terminal for receiving a supply voltage. A first word line is coupled between a decoder and the first source/drain terminal of the first transistor. The first word line transmits a voltage output from the decoder to the first transistor as the supply voltage.
Public/Granted literature
- US20230082931A1 MEMORY CIRCUIT STRUCTURE WITH SUPPLY VOLTAGE TRANSMITTED VIA WORD LINE Public/Granted day:2023-03-16
Information query