Invention Grant
- Patent Title: Memory controller power states
-
Application No.: US17219273Application Date: 2021-03-31
-
Publication No.: US11636054B2Publication Date: 2023-04-25
- Inventor: Kevin M. Brandl , Indrani Paul , Jean J. Chittilappilly , Abhishek Kumar Verma , James R. Magro , Kavyashree Pilar
- Applicant: Advanced Micro Devices, Inc.
- Applicant Address: US CA Santa Clara
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Santa Clara
- Agency: Polansky & Associates, P.L.L.C.
- Agent Paul J. Polansky; Nathan H. Calvert
- Main IPC: G06F1/3234
- IPC: G06F1/3234 ; G06F13/16 ; G11C11/406 ; G06F1/3296 ; G06F3/06

Abstract:
A memory controller includes a command queue and an arbiter operating in a first voltage domain, and a physical layer interface (PHY) operating in a second voltage domain. The memory controller includes isolation cells operable to isolate the PHY from the first voltage domain. A local power state controller, in response to a first power state command, provides configuration and state data for storage in an on-chip RAM memory, causes the memory controller to enter a powered-down state, and maintains the PHY in a low-power state in which the second voltage domain is powered while the memory controller is in the powered-down state.
Public/Granted literature
- US20220318161A1 MEMORY CONTROLLER POWER STATES Public/Granted day:2022-10-06
Information query