Invention Grant
- Patent Title: Micro through-silicon via for transistor density scaling
-
Application No.: US17587647Application Date: 2022-01-28
-
Publication No.: US11652026B2Publication Date: 2023-05-16
- Inventor: Bok Eng Cheah , Choong Kooi Chee , Jackson Chung Peng Kong , Wai Ling Lee , Tat Hin Tan
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Priority: MY 2018702670 2018.07.31
- Main IPC: H01L21/00
- IPC: H01L21/00 ; H01L23/48 ; H01L25/16 ; H01L23/00 ; H01L21/768 ; H01L21/822 ; H01L49/02

Abstract:
An electronic device comprises an integrated circuit (IC) die. The IC die includes a first bonding pad surface and a first backside surface opposite the first bonding pad surface; a first active device layer arranged between the first bonding pad surface and the first backside surface; and at least one stacked through silicon via (TSV) disposed between the first backside surface and the first bonding pad surface, wherein the at least one stacked TSV includes a first buried silicon via (BSV) portion having a first width and a second BSV portion having a second width smaller than the first width, and wherein the first BSV portion extends to the first backside surface and the second BSV portion extends to the first active device layer.
Public/Granted literature
- US20220157694A1 MICRO THROUGH-SILICON VIA FOR TRANSISTOR DENSITY SCALING Public/Granted day:2022-05-19
Information query
IPC分类: