Invention Grant
- Patent Title: Semiconductor epitaxy bordering isolation structure
-
Application No.: US17205715Application Date: 2021-03-18
-
Publication No.: US11658032B2Publication Date: 2023-05-23
- Inventor: Wen-Chin Chen , Cheng-Yi Wu , Yu-Hung Cheng , Ren-Hua Guo , Hsiang Liu , Chin-Szu Lee
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes and Boone, LLP
- The original application number of the division: US15475826 2017.03.31
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L21/331 ; H01L21/20 ; H01L29/66 ; H01L29/04 ; H01L21/02 ; H01L29/08 ; H01L29/165 ; H01L21/306

Abstract:
A method includes providing a semiconductor structure having an active region and an isolation structure adjacent to the active region, the active region having source and drain regions sandwiching a channel region for a transistor, the semiconductor structure further having a gate structure over the channel region. The method further includes etching a trench in one of the source and drain regions, wherein the trench exposes a portion of a sidewall of the isolation structure, epitaxially growing a first semiconductor layer in the trench, epitaxially growing a second semiconductor layer over the first semiconductor layer, changing a crystalline facet orientation of a portion of a top surface of the second semiconductor layer by an etching process, and epitaxially growing a third semiconductor layer over the second semiconductor layer after the changing of the crystalline facet orientation.
Public/Granted literature
- US20210210350A1 Semiconductor Epitaxy Bordering Isolation Structure Public/Granted day:2021-07-08
Information query
IPC分类: