Invention Grant
- Patent Title: Through-substrate-via with reentrant profile
-
Application No.: US17177660Application Date: 2021-02-17
-
Publication No.: US11862535B2Publication Date: 2024-01-02
- Inventor: Hung-Ling Shih , Wei Chuang Wu , Shih Kuang Yang , Hsing-Chih Lin , Jen-Cheng Liu
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Eschweiler & Potashnik, LLC
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/522 ; H01L21/308 ; H01L21/768

Abstract:
The present disclosure relates an integrated chip. The integrated chip includes a semiconductor device arranged along a first side of a semiconductor substrate. The semiconductor substrate has one or more sidewalls extending from the first side of the semiconductor substrate to an opposing second side of the semiconductor substrate. A dielectric liner lines the one or more sidewalls of the semiconductor substrate. A through-substrate-via (TSV) is arranged between the one or more sidewalls and is separated from the semiconductor substrate by the dielectric liner. The TSV has a first width at a first distance from the second side and a second width at a second distance from the second side. The first width is smaller than the second width and the first distance is smaller than the second distance.
Public/Granted literature
- US20220084908A1 THROUGH-SUBSTRATE-VIA WITH REENTRANT PROFILE Public/Granted day:2022-03-17
Information query
IPC分类: