Invention Grant
- Patent Title: Asymmetric stackup structure for SoC package substrates
-
Application No.: US17482967Application Date: 2021-09-23
-
Publication No.: US11862597B2Publication Date: 2024-01-02
- Inventor: Yikang Deng , Taegui Kim , Yifan Kao , Jun Chung Hsu
- Applicant: Apple Inc.
- Applicant Address: US CA Cupertino
- Assignee: Apple Inc.
- Current Assignee: Apple Inc.
- Current Assignee Address: US CA Cuperino
- Agency: Kowert, Hood, Munyon, Rankin & Goetzel, P.C.
- Agent Gareth M. Sampson; Dean M. Munyon
- Main IPC: H01L23/498
- IPC: H01L23/498 ; H01L25/065 ; H01L23/00 ; H01L25/00 ; H01L23/13

Abstract:
An asymmetric stackup structure for an SoC package substrate is disclosed. The package substrate may include a substrate with one or more insulating material layers. A first recess may be formed in an upper surface of the substrate. The recess may be formed down to a conductive layer in the substrate. An integrated passive device may be positioned in the recess. A plurality of build-up layers may be formed on top of the substrate. At least one via path may be formed through the build-up layers and the substrate to connect contacts on the lower surface of the substrate to contacts on the upper surface of the build-up layers.
Public/Granted literature
- US20230092505A1 Asymmetric Stackup Structure for SoC Package Substrates Public/Granted day:2023-03-23
Information query
IPC分类: