Invention Grant
- Patent Title: Memory device adjusting duty cycle and memory system having the same
-
Application No.: US18330527Application Date: 2023-06-07
-
Publication No.: US12106794B2Publication Date: 2024-10-01
- Inventor: Dae-Sik Moon , Gil-Hoon Cha , Ki-Seok Oh , Chang-Kyo Lee , Yeon-Kyu Choi , Jung-Hwan Choi , Kyung-Soo Ha , Seok-Hun Hyun
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD
- Current Assignee Address: KR Suwon-si
- Agency: F. Chau & Associates, LLC
- Priority: KR 20180012423 2018.01.31 KR 20180062094 2018.05.30
- Main IPC: G11C11/40
- IPC: G11C11/40 ; G06F3/06 ; G11C7/22 ; G11C11/4076 ; G11C11/409

Abstract:
A memory device includes a clock receiver configured to receive, from a memory controller, a write clock that is used to receive write data during a data write operation, a duty monitor configured to generate first monitoring information by monitoring a duty of the write clock, and a duty adjuster configured to adjust the duty of the write clock in response to a duty control signal and output an adjusted write clock. The memory device provides the first monitoring information to the memory controller, and receives the duty control signal, generated using the first monitoring information, from the memory controller.
Public/Granted literature
- US20230317138A1 MEMORY DEVICE ADJUSTING DUTY CYCLE AND MEMORY SYSTEM HAVING THE SAME Public/Granted day:2023-10-05
Information query