Invention Grant
- Patent Title: System, method and apparatus for total storage encryption
-
Application No.: US17482370Application Date: 2021-09-22
-
Publication No.: US12164650B2Publication Date: 2024-12-10
- Inventor: Prashant Dewan , Baiju Patel
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Spectrum IP Law Group LLC
- Main IPC: G06F21/60
- IPC: G06F21/60 ; G06F12/02 ; G06F12/14 ; G06F13/28 ; G06F15/78 ; G06F21/10 ; G06F21/62 ; G06F21/79

Abstract:
The disclosed embodiments are generally directed to inline encryption of data at line speed at a chip interposed between two memory components. The inline encryption may be implemented at a System-on-Chip (“SOC” or “SOC”). The memory components may comprise Non-Volatile Memory express (NVMe) and a dynamic random access memory (DRAM). An exemplary device includes an SOC to communicate with a Non-Volatile Memory NVMe circuitry to provide direct memory access (DMA) to an external memory component. The SOC may include: a cryptographic controller circuitry; a cryptographic memory circuitry in communication with the cryptographic controller, the cryptographic memory circuitry configured to store instructions to encrypt or decrypt data transmitted through the SOC; and an encryption engine in communication with the crypto controller circuitry, the encryption engine configured to encrypt or decrypt data according to instructions stored at the crypto memory circuitry. Other embodiments are also disclosed and claimed.
Public/Granted literature
- US20220197825A1 SYSTEM, METHOD AND APPARATUS FOR TOTAL STORAGE ENCRYPTION Public/Granted day:2022-06-23
Information query