Invention Grant
- Patent Title: Extended memory architecture
-
Application No.: US17960477Application Date: 2022-10-05
-
Publication No.: US12189524B2Publication Date: 2025-01-07
- Inventor: Vijay S. Ramesh , Allan Porterfield , Richard D. Maes
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Brooks, Cameron & Huebsch, PLLC
- Main IPC: G06F12/02
- IPC: G06F12/02 ; G06F7/57 ; G06F9/38 ; G06F11/10 ; G06F12/0868 ; G06F13/16 ; G06F13/42

Abstract:
Systems, apparatuses, and methods related to extended memory communication subsystems for performing extended memory operations are described. An example apparatus can include a plurality of computing devices. Each of the computing devices can include a processing unit configured to perform an operation on a block of data, and a memory array configured as a cache for each respective processing unit. The example apparatus can further include a first communication subsystem coupled to a host and to each of the plurality of communication subsystems. The example apparatus can further include a plurality of second communication subsystems coupled to each of the plurality of computing devices. Each of the plurality of computing devices can be configured to receive a request from the host, send a command to execute at least a portion of the operation, and receive a result of performing the operation from the at least one hardware accelerator.
Public/Granted literature
- US20230025291A1 EXTENDED MEMORY ARCHITECTURE Public/Granted day:2023-01-26
Information query