Invention Application
US20160056156A1 NON-PLANAR SEMICONDUCTOR DEVICE HAVING DOPED SUB-FIN REGION AND METHOD TO FABRICATE SAME
审中-公开
具有切割子区域的非平面半导体器件及其制造方法
- Patent Title: NON-PLANAR SEMICONDUCTOR DEVICE HAVING DOPED SUB-FIN REGION AND METHOD TO FABRICATE SAME
- Patent Title (中): 具有切割子区域的非平面半导体器件及其制造方法
-
Application No.: US14779936Application Date: 2013-06-20
-
Publication No.: US20160056156A1Publication Date: 2016-02-25
- Inventor: TAHIR GHANI , SALMAN LATIF , CHANAKA D. MUNASINGHE
- Applicant: INTEL CORPORATION
- International Application: PCT/US2013/046902 WO 20130620
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L21/225 ; H01L29/08 ; H01L21/3105 ; H01L21/8238 ; H01L27/088 ; H01L21/8234 ; H01L21/265

Abstract:
Non-planar semiconductor devices having doped sub-fin regions and methods of fabricating non-planar semiconductor devices having doped sub-fin regions are described. For example, a method of fabricating a semiconductor structure involves forming a plurality of semiconductor fins above a semiconductor substrate. A solid state dopant source layer is formed above the semiconductor substrate, conformal with the plurality of semiconductor fins. A dielectric layer is formed above the solid state dopant source layer. The dielectric layer and the solid state dopant source layer are recessed to approximately a same level below a top surface of the plurality of semiconductor fins, exposing protruding portions of each of the plurality of semiconductor fins above sub-fin regions of each of the plurality of semiconductor fins. The method also involves driving dopants from the solid state dopant source layer into the sub-fin regions of each of the plurality of semiconductor fins.
Public/Granted literature
- US10056380B2 Non-planar semiconductor device having doped sub-fin region and method to fabricate same Public/Granted day:2018-08-21
Information query
IPC分类: