- 专利标题: METHOD OF FABRICATING SYNAPSE MEMORY DEVICE
-
申请号: US15209371申请日: 2016-07-13
-
公开(公告)号: US20170084619A1公开(公告)日: 2017-03-23
- 发明人: Xianyu WENXU , lnkyeong YOO , Hojung KIM , Seong ho CHO
- 申请人: Samsung Electronics Co., Ltd.
- 申请人地址: KR Suwon-si
- 专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人地址: KR Suwon-si
- 优先权: KR10-2015-0132605 20150918
- 主分类号: H01L27/115
- IPC分类号: H01L27/115 ; H01L21/265 ; H01L21/28 ; H01L21/308 ; H01L29/51 ; H01L21/02 ; H01L21/762 ; H01L29/06 ; H01L29/08 ; H01L29/66
摘要:
Example embodiments relate to a method of fabricating a synapse memory device capable of being driven at a low voltage and realizing a multi-level memory. The synapse memory device includes a two-transistor structure in which a drain region of a first transistor including a memory layer and a first source region of a second transistor share a source-drain shared area. The synapse memory device is controlled by applying a voltage through the source-drain shared area. The memory layer includes a charge trap layer and a threshold switching layer, and may realize a non-volatile multi-level memory function.
公开/授权文献
- US09773802B2 Method of fabricating synapse memory device 公开/授权日:2017-09-26
信息查询
IPC分类: