Invention Application
- Patent Title: FLASH MEMORY CONTROLLER WITH CALIBRATED DATA COMMUNICATION
-
Application No.: US15702987Application Date: 2017-09-13
-
Publication No.: US20180095916A1Publication Date: 2018-04-05
- Inventor: Jared LeVan Zerbe , Kevin S. Donnelly , Stefanos Sidiropoulos , Donald C. Stark , Mark A. Horowitz , Leung Yu , Roxanne Vu , Jun Kim , Bruno W. Garlepp , Tsyr-Chyang Ho , Benedict Chung-Kwong Lau
- Applicant: Rambus Inc.
- Main IPC: G06F13/364
- IPC: G06F13/364 ; G06F13/42 ; G06F1/10 ; G06F3/06 ; G06F12/02 ; G11C7/10

Abstract:
An integrated circuit device includes a transmitter circuit operable to transmit a timing signal over a first wire to a DRAM. The DRAM receives a first signal having a balanced number of logical zero-to-one transitions and one-to-zero transitions and samples the first signal at a rising edge of the timing signal to produce a respective sampled value. The device further includes a receiver circuit to receive the respective sampled value from the DRAM over a plurality of wires separate from the first wire. In a first mode, the transmitter circuit repeatedly transmits incrementally offset versions of the timing signal to the DRAM until sampled values received from the DRAM change from a logical zero to a logical one or vice versa; and in a second mode, it transmits write data over the plurality of wires to the DRAM according to a write timing offset generated based on the sampled values.
Public/Granted literature
- US10310999B2 Flash memory controller with calibrated data communication Public/Granted day:2019-06-04
Information query