- 专利标题: Controlling Power Delivery To A Processor Via A Bypass
-
申请号: US16056949申请日: 2018-08-07
-
公开(公告)号: US20180341305A1公开(公告)日: 2018-11-29
- 发明人: Sanjeev S. Jahagirdar , Satish K. Damaraju , Yun-Han Chen , Ryan D. Wells , Inder M. Sodhi , Vishram Sarurkar , Ken Drottar , Ashish V. Choubal , Rabiul Islam
- 申请人: Intel Corporation
- 主分类号: G06F1/26
- IPC分类号: G06F1/26 ; G06F1/32 ; G06F9/50
摘要:
In one embodiment, a processor includes a plurality of domains each to operate at an independently controllable voltage and frequency, a plurality of linear regulators each to receive a first voltage from an off-chip source and controllable to provide a regulated voltage to at least one of the plurality of domains, and a plurality of selectors each coupled to one of the domains, where each selector is configured to provide a regulated voltage from one of the linear regulators or a bypass voltage to a corresponding domain. Other embodiments are described and claimed.
公开/授权文献
- US10409346B2 Controlling power delivery to a processor via a bypass 公开/授权日:2019-09-10
信息查询