- 专利标题: METHOD OF FORMING VERTICAL FIELD EFFECT TRANSISTORS WITH DIFFERENT GATE LENGTHS AND A RESULTING STRUCTURE
-
申请号: US15723472申请日: 2017-10-03
-
公开(公告)号: US20190103319A1公开(公告)日: 2019-04-04
- 发明人: Yi Qi , Hsien-Ching Lo , Jianwei Peng , Wei Hong , Yanping Shen , Yongjun Shi , Hui Zang , Ruilong Xie , Kangguo Cheng , Tenko Yamashita , Chun-chen Yeh
- 申请人: GLOBALFOUNDRIES INC.
- 申请人地址: KY GRAND CAYMAN
- 专利权人: GLOBALFOUNDRIES INC.
- 当前专利权人: GLOBALFOUNDRIES INC.
- 当前专利权人地址: KY GRAND CAYMAN
- 主分类号: H01L21/8234
- IPC分类号: H01L21/8234 ; H01L21/311 ; H01L21/3213 ; H01L27/088
摘要:
Disclosed is a method of forming a structure with multiple vertical field effect transistors (VFETs). In the method, lower source/drain regions are formed on a substrate such that semiconductor fins extend vertically above the lower source/drain regions. Lower spacers are formed on the lower source/drain regions and positioned laterally adjacent to the semiconductor fins. Gates, having co-planar top surfaces, are formed on the lower spacers and positioned laterally adjacent to the semiconductor fins. However, process steps are performed prior to gate formation to ensure that the top surfaces of the lower source/drain region and lower spacer of a first VFET are below the levels of the top surfaces of the lower source/drain region and lower spacer, respectively, of a second VFET. As a result, the first VFET will have a longer gate, higher threshold voltage and lower switching speed. Also disclosed is the structure formed according to the method.
公开/授权文献
信息查询
IPC分类: