Invention Application
- Patent Title: PASSIVATION LAYER FOR GERMANIUM SUBSTRATE
-
Application No.: US16637177Application Date: 2017-09-27
-
Publication No.: US20200168462A1Publication Date: 2020-05-28
- Inventor: Patricio E. ROMERO , Scott B. CLENDENNING , Florian GSTREIN , Cen TAN
- Applicant: Intel Corporation
- International Application: PCT/US2017/053843 WO 20170927
- Main IPC: H01L21/28
- IPC: H01L21/28 ; H01L21/02 ; H01L29/51 ; H01L21/306

Abstract:
Embodiments herein describe techniques for a semiconductor device including a Ge substrate. A passivation layer may be formed above the Ge substrate, where the passivation layer may include one or more molecular monolayers with atoms of one or more group 15 elements or group 16 elements. In addition, a low-k interlayer may be above the passivation layer, and a high-k interlayer may be above the low-k interlayer. Furthermore, a metal contact may be above the high-k interlayer. Other embodiments may be described and/or claimed.
Public/Granted literature
- US11270887B2 Passivation layer for germanium substrate Public/Granted day:2022-03-08
Information query
IPC分类: