- 专利标题: FIELD-PROGRAMMABLE GATE ARRAY (FPGA) FOR USING CONFIGURATION SHIFT CHAIN TO IMPLEMENT MULTI-BITSTREAM FUNCTION
-
申请号: US17645456申请日: 2021-12-22
-
公开(公告)号: US20220116040A1公开(公告)日: 2022-04-14
- 发明人: Yueer SHAN , Yanfeng XU , Xiaofei HE , Jicong FAN
- 申请人: WUXI ESIONTECH CO., LTD.
- 申请人地址: CN Wuxi
- 专利权人: WUXI ESIONTECH CO., LTD.
- 当前专利权人: WUXI ESIONTECH CO., LTD.
- 当前专利权人地址: CN Wuxi
- 优先权: CN202110953834.4 20210819
- 主分类号: H03K19/173
- IPC分类号: H03K19/173 ; H03K3/037
摘要:
A field-programmable gate array (FPGA) for using a configuration shift chain to implement a multi-bitstream function includes a bitstream control circuit, a multi-bitstream configuration shift chain and a configurable module. The FPGA enables multi-bitstream storage configuration bits to latch configuration bitstreams by adjusting a circuit structure of a multi-bitstream configuration shift chain in a combination of a control logic of a bitstream control circuit for the multi-bitstream configuration shift chain, and outputs one latched configuration bitstream from a configuration output terminal to a configurable module through each multi-bitstream storage configuration bit as required, so that the configurable module implements a logic function corresponding to the configuration bitstream outputted by the multi-bitstream configuration shift chain. By switching output of different configuration bitstreams, the FPGA can perform a plurality of times of high-speed switching to implement different logic functions without downloading bitstreams from an off-chip.
公开/授权文献
信息查询
IPC分类: