Invention Publication
- Patent Title: MEMORY DEVICE HAVING ROW DECODER ARRAY ARCHITECTURE
-
Application No.: US17953715Application Date: 2022-09-27
-
Publication No.: US20230147765A1Publication Date: 2023-05-11
- Inventor: Seungyeon Kim , Jooyong Park , Hongsoo Jeon
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Suwon-si
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si
- Priority: KR 20210154275 2021.11.10 KR 20220034174 2022.03.18
- Main IPC: G11C11/4099
- IPC: G11C11/4099 ; G11C11/4097 ; G11C11/408

Abstract:
A memory device includes a peripheral circuit structure and a cell array structure vertically overlapping the peripheral circuit structure. The cell array structure includes a plurality of memory blocks divided into a normal cell region and a dummy cell region, and the dummy cell region includes a bit line through-electrode region. The peripheral circuit structure includes a row decoder region in which a unit row decoder circuit connected to each of n (n is a positive integer) memory blocks is arranged, and the bit line through-electrode region is disposed to correspond to the block height of the unit row decoder circuit.
Public/Granted literature
- US12198753B2 Memory device having row decoder array architecture Public/Granted day:2025-01-14
Information query
IPC分类: