Band mounting structure and wearable electronic device including the same

    公开(公告)号:US10114414B2

    公开(公告)日:2018-10-30

    申请号:US15861316

    申请日:2018-01-03

    Abstract: An electronic device includes a housing including a first plate, a second plate, and a side member a first band detachably mounted to the side member, and shaped to wrap around a wrist of a user; a display exposed through the first plate; a processor a memory and a mounting structure configured to connect the first band to the side member. The mounting structure includes a recessed structure formed in the side member, the recessed structure having a first surface, a second surface, a first hole formed in the first surface, and a second hole formed in the second surface, and facing the first hole, in which an imaginary line extending from the first hole to the second hole defines a first axis; a rotating member positioned to rotate around the first axis, the rotating member having a through-hole that has an inner screw surface centered around the first axis; a first rod extending along the first axis through a first portion of the first band, in which the first rod has a first end inserted into the first hole, and a second end held by the rotating member such that the first rod does not move along the first axis while the rotating member rotates; and a second rod extending along the first axis through a second portion of the first band. The second rod has: a third end rotatably inserted into the second hole; and an external screw surface engaged with the inner screw surface of the rotating member such that the second rod moves along the first axis while the rotating member rotates.

    BAND MOUNTING STRUCTURE AND WEARABLE ELECTRONIC DEVICE INCLUDING THE SAME

    公开(公告)号:US20180188772A1

    公开(公告)日:2018-07-05

    申请号:US15861316

    申请日:2018-01-03

    Abstract: An electronic device includes a housing including a first plate, a second plate, and a side member a first band detachably mounted to the side member, and shaped to wrap around a wrist of a user; a display exposed through the first plate; a processor a memory and a mounting structure configured to connect the first band to the side member. The mounting structure includes a recessed structure formed in the side member, the recessed structure having a first surface, a second surface, a first hole formed in the first surface, and a second hole formed in the second surface, and facing the first hole, in which an imaginary line extending from the first hole to the second hole defines a first axis; a rotating member positioned to rotate around the first axis, the rotating member having a through-hole that has an inner screw surface centered around the first axis; a first rod extending along the first axis through a first portion of the first band, in which the first rod has a first end inserted into the first hole, and a second end held by the rotating member such that the first rod does not move along the first axis while the rotating member rotates; and a second rod extending along the first axis through a second portion of the first band. The second rod has: a third end rotatably inserted into the second hole; and an external screw surface engaged with the inner screw surface of the rotating member such that the second rod moves along the first axis while the rotating member rotates.

    Memory device having row decoder array architecture

    公开(公告)号:US12198753B2

    公开(公告)日:2025-01-14

    申请号:US17953715

    申请日:2022-09-27

    Abstract: A memory device includes a peripheral circuit structure and a cell array structure vertically overlapping the peripheral circuit structure. The cell array structure includes a plurality of memory blocks divided into a normal cell region and a dummy cell region, and the dummy cell region includes a bit line through-electrode region. The peripheral circuit structure includes a row decoder region in which a unit row decoder circuit connected to each of n (n is a positive integer) memory blocks is arranged, and the bit line through-electrode region is disposed to correspond to the block height of the unit row decoder circuit.

    THREE DIMENSIONAL NON-VOLATILE MEMORY DEVICE

    公开(公告)号:US20240049481A1

    公开(公告)日:2024-02-08

    申请号:US18188311

    申请日:2023-03-22

    CPC classification number: H10B80/00

    Abstract: A non-volatile memory device includes a first semiconductor layer and a second semiconductor layer. The first semiconductor layer includes memory cells electrically connected to bit lines each extending in a first direction and word lines each extending in a second direction and stacked in a vertical direction, word line pads which respectively correspond to the word lines and are arranged in a stair shape, and word line contacts respectively electrically connected to the word line pads. The second semiconductor layer includes pass transistors respectively electrically connected to the word line contacts to respectively overlap the word line pads in the vertical direction. Each of the word line pads has a first width in the first direction and a second width in the second direction. Each of the pass transistors has a first pitch in the first direction and a second pitch in the second direction.

    MEMORY DEVICE HAVING ROW DECODER ARRAY ARCHITECTURE

    公开(公告)号:US20250104764A1

    公开(公告)日:2025-03-27

    申请号:US18972079

    申请日:2024-12-06

    Abstract: A memory device includes a peripheral circuit structure and a cell array structure vertically overlapping the peripheral circuit structure. The cell array structure includes a plurality of memory blocks divided into a normal cell region and a dummy cell region, and the dummy cell region includes a bit line through-electrode region. The peripheral circuit structure includes a row decoder region in which a unit row decoder circuit connected to each of n (n is a positive integer) memory blocks is arranged, and the bit line through-electrode region is disposed to correspond to the block height of the unit row decoder circuit.

    MEMORY DEVICE INCLUDING PASS TRANSISTOR CIRCUIT

    公开(公告)号:US20240071517A1

    公开(公告)日:2024-02-29

    申请号:US18504093

    申请日:2023-11-07

    CPC classification number: G11C16/24 G11C5/06 G11C16/26 H10B41/27 H10B43/27

    Abstract: A memory device includes; a memory cell array including a first memory block and a second memory block adjacently disposed in a first direction, driving signal lines respectively corresponding to vertically stacked word lines, and a pass transistor circuit including an odd number of pass transistor groups and connected between the driving signal lines and the memory cell array. One of the odd number of pass transistor groups includes a first pass transistor connected between a first word line of the first memory block and a first driving signal line among the driving signal lines, and a second pass transistor connected between a first word line of the second memory block and the first driving signal line adjacently disposed to the first pass transistor in a second direction.

Patent Agency Ranking