Invention Publication
- Patent Title: DATA SYNCHRONIZATION TECHNIQUES FOR A HYBRID HARDWARE ACCELERATOR AND PROGRAMMABLE PROCESSING ARRAY ARCHITECTURE
-
Application No.: US17853194Application Date: 2022-06-29
-
Publication No.: US20240008045A1Publication Date: 2024-01-04
- Inventor: Kannan Rajamani , Kameran Azadet , Kevin Kinney , Thomas Smith , Zoran Zivkovic
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: H04W72/04
- IPC: H04W72/04 ; H04J3/06

Abstract:
Techniques are disclosed for the use of a hybrid architecture that combines a programmable processing array and a hardware accelerator. The hybrid architecture functions to maintain synchronization between data samples to be transmitted and a measured or observed transmission of the data samples. By comparing these blocks of data samples, DFE functions such as digital pre-distortion (DPD) parameter adaptation may be implemented. The hybrid architecture enables high flexibility at low additional cost. To further limit the costs, the programable processing array may have processing power and memory that is reduced compared to conventional processing array implementations.
Information query