DATA SYNCHRONIZATION TECHNIQUES FOR A HYBRID HARDWARE ACCELERATOR AND PROGRAMMABLE PROCESSING ARRAY ARCHITECTURE
Abstract:
Techniques are disclosed for the use of a hybrid architecture that combines a programmable processing array and a hardware accelerator. The hybrid architecture functions to maintain synchronization between data samples to be transmitted and a measured or observed transmission of the data samples. By comparing these blocks of data samples, DFE functions such as digital pre-distortion (DPD) parameter adaptation may be implemented. The hybrid architecture enables high flexibility at low additional cost. To further limit the costs, the programable processing array may have processing power and memory that is reduced compared to conventional processing array implementations.
Information query
Patent Agency Ranking
0/0