- 专利标题: 3D SEMICONDUCTOR DEVICES AND STRUCTURES WITH METAL LAYERS
-
申请号: US18128505申请日: 2023-03-30
-
公开(公告)号: US20240120332A1公开(公告)日: 2024-04-11
- 发明人: Zvi Or-Bach , Brian Cronquist
- 申请人: Monolithic 3D Inc.
- 申请人地址: US OR Klamath Falls
- 专利权人: Monolithic 3D Inc.
- 当前专利权人: Monolithic 3D Inc.
- 当前专利权人地址: US OR Klamath Falls
- 主分类号: H01L27/06
- IPC分类号: H01L27/06 ; G03F9/00 ; H01L21/762 ; H01L21/768 ; H01L21/822 ; H01L21/8238 ; H01L21/84 ; H01L23/367 ; H01L23/48 ; H01L23/522 ; H01L23/528 ; H01L23/532 ; H01L23/544 ; H01L27/02 ; H01L27/092 ; H01L27/105 ; H01L27/118 ; H01L27/12 ; H01L29/423 ; H01L29/45 ; H01L29/66 ; H01L29/732 ; H01L29/786 ; H01L29/808 ; H01L29/812 ; H10B10/00 ; H10B12/00 ; H10B20/00 ; H10B41/20 ; H10B43/20
摘要:
A semiconductor device, the semiconductor device including: a first silicon level including a first single crystal silicon layer and a plurality of first transistors; a first metal layer disposed over the first silicon level; a second metal layer disposed over the first metal layer; a third metal layer disposed over the second metal layer; a second level including a plurality of second transistors, the second level disposed over the third metal layer; a fourth metal layer disposed over the second level; a fifth metal layer disposed over the fourth metal layer, where the fourth metal layer is aligned to the first metal layer with a less than 240 nm alignment error; where the fifth metal layer includes global power delivery; and a via disposed through the second level, where a typical thickness of the second metal layer is greater than a typical thickness of the third metal layer by at least 50%.
公开/授权文献
- US11984445B2 3D semiconductor devices and structures with metal layers 公开/授权日:2024-05-14
信息查询
IPC分类: