Invention Publication
- Patent Title: INTEGRATED CIRCUIT DEVICE WITH SOURCE/DRAIN BARRIER
-
Application No.: US18433217Application Date: 2024-02-05
-
Publication No.: US20240178271A1Publication Date: 2024-05-30
- Inventor: Feng-Ching Chu , Wei-Yang Lee , Yen-Ming Chen , Feng-Cheng Yang
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L21/02 ; H01L21/306 ; H01L21/3065 ; H01L29/08 ; H01L29/66 ; H01L29/78

Abstract:
Various examples of an integrated circuit device and a method for forming the device are disclosed herein. In an example, a method includes receiving a workpiece that includes a substrate, and a device fin extending above the substrate. The device fin includes a channel region. A portion of the device fin adjacent the channel region is etched, and the etching creates a source/drain recess and forms a dielectric barrier within the source/drain recess. The workpiece is cleaned such that a bottommost portion of the dielectric barrier remains within a bottommost portion of the source/drain recess. A source/drain feature is formed within the source/drain recess such that the bottommost portion of the dielectric barrier is disposed between the source/drain feature and a remainder of the device fin.
Information query
IPC分类: