- 专利标题: DRAM COMPUTATION CIRCUIT AND METHOD
-
申请号: US18743950申请日: 2024-06-14
-
公开(公告)号: US20240331760A1公开(公告)日: 2024-10-03
- 发明人: Chieh LEE , Chia-En HUANG , Yi-Ching LIU , Wen-Chang CHENG , Yih WANG
- 申请人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 申请人地址: TW Hsinchu
- 专利权人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 当前专利权人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 当前专利权人地址: TW Hsinchu
- 主分类号: G11C11/4091
- IPC分类号: G11C11/4091 ; G11C5/06 ; G11C11/4094 ; G11C11/4096 ; H03K19/20
摘要:
A memory circuit includes a boundary layer, a first circuit positioned on a first side of the boundary layer and including a DRAM array including a plurality of DRAM cells, a second circuit positioned on a second side of the boundary layer opposite the first side and including a computation circuit, the computation circuit including a sense amplifier circuit, and a plurality of bit lines coupled to the plurality of DRAM cells and the sense amplifier circuit. Each bit line of the plurality of bit lines includes a via structure positioned in the boundary layer and the plurality of DRAM cells of the first circuit positioned on the first side of the boundary layer is an entirety of the DRAM cells of the memory circuit coupled to the sense amplifier circuit.
信息查询
IPC分类: