Invention Application
- Patent Title: HIGH VOLTAGE THREE-DIMENSIONAL DEVICES HAVING DIELECTRIC LINERS
-
Application No.: US18903667Application Date: 2024-10-01
-
Publication No.: US20250031446A1Publication Date: 2025-01-23
- Inventor: Walid M. HAFEZ , Jeng-Ya D. YEH , Curtis TSAI , Joodong PARK , Chia-Hong JAN , Gopinath BHIMARASETTI
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: H01L27/12
- IPC: H01L27/12 ; H01L21/02 ; H01L21/28 ; H01L21/8234 ; H01L21/84 ; H01L29/423 ; H01L29/51 ; H01L29/66

Abstract:
High voltage three-dimensional devices having dielectric liners and methods of forming high voltage three-dimensional devices having dielectric liners are described. For example, a semiconductor structure includes a first fin active region and a second fin active region disposed above a substrate. A first gate structure is disposed above a top surface of, and along sidewalls of, the first fin active region. The first gate structure includes a first gate dielectric, a first gate electrode, and first spacers. The first gate dielectric is composed of a first dielectric layer disposed on the first fin active region and along sidewalls of the first spacers, and a second, different, dielectric layer disposed on the first dielectric layer and along sidewalls of the first spacers. The semiconductor structure also includes a second gate structure disposed above a top surface of, and along sidewalls of, the second fin active region. The second gate structure includes a second gate dielectric, a second gate electrode, and second spacers. The second gate dielectric is composed of the second dielectric layer disposed on the second fin active region and along sidewalls of the second spacers.
Information query
IPC分类: