发明授权
US4653177A Method of making and selectively doping isolation trenches utilized in
CMOS devices
失效
在CMOS器件中使用的制造和选择性掺杂隔离沟槽的方法
- 专利标题: Method of making and selectively doping isolation trenches utilized in CMOS devices
- 专利标题(中): 在CMOS器件中使用的制造和选择性掺杂隔离沟槽的方法
-
申请号: US758717申请日: 1985-07-25
-
公开(公告)号: US4653177A公开(公告)日: 1987-03-31
- 发明人: Joseph Lebowitz , Thomas E. Seidel
- 申请人: Joseph Lebowitz , Thomas E. Seidel
- 申请人地址: NJ Murray Hill
- 专利权人: AT&T Bell Laboratories
- 当前专利权人: AT&T Bell Laboratories
- 当前专利权人地址: NJ Murray Hill
- 主分类号: H01L21/76
- IPC分类号: H01L21/76 ; H01L21/033 ; H01L21/265 ; H01L21/316 ; H01L21/762 ; H01L21/822 ; H01L27/04 ; H01L27/08 ; H01L21/78
摘要:
It is known to utilize dielectric-filled trenches in a CMOS integrated-circuit device to achieve electrical isolation between adjacent n-channel and p-channel regions. In that way, latchup-free operation of the device is ensured. But inversion effects along the walls of the trenches can cause high leakage currents, undesirably high parasitic capacitances and even shorting together of source/drain regions. In accordance with the invention, a nonlithographic technique including selective anodic oxidation is employed to selectively mask the sidewalls of the trenches. Each sidewall can then be independently doped thereby effectively eliminating the possibility of inversion occurring therealong.
公开/授权文献
- US5747981A Inductor for an electrical system 公开/授权日:1998-05-05
信息查询
IPC分类: