发明授权
US5233212A Semiconductor device having gate electrode spacing dependent upon gate
side wall insulating dimension
失效
具有栅极电极间距的半导体器件与栅极侧壁绝缘尺寸相关
- 专利标题: Semiconductor device having gate electrode spacing dependent upon gate side wall insulating dimension
- 专利标题(中): 具有栅极电极间距的半导体器件与栅极侧壁绝缘尺寸相关
-
申请号: US692395申请日: 1991-04-25
-
公开(公告)号: US5233212A公开(公告)日: 1993-08-03
- 发明人: Makoto Ohi , Hideaki Arima , Natsuo Ajika , Atsushi Hachisuka , Yasushi Matsui
- 申请人: Makoto Ohi , Hideaki Arima , Natsuo Ajika , Atsushi Hachisuka , Yasushi Matsui
- 申请人地址: JPX Tokyo
- 专利权人: Mitsubishi Denki Kabushiki Kaisha
- 当前专利权人: Mitsubishi Denki Kabushiki Kaisha
- 当前专利权人地址: JPX Tokyo
- 优先权: JPX2-116271 19900502
- 主分类号: H01L27/04
- IPC分类号: H01L27/04 ; H01L21/768 ; H01L21/822 ; H01L21/8242 ; H01L27/10 ; H01L27/108
摘要:
A semiconductor device includes a plurality of gate electrodes (6a, 6b, 6c, 6d) arranged on the surface of a semiconductor substrate (1) with insulating layers (5, 8) covering the top and the side walls of the gate electrodes. The spaces between the opposing side walls of adjacent gate electrodes on the surface of the element isolation region (2) re smaller than twice the thickness of the thinnest insulating layer (8) among the insulating layers of the side walls of the gate electrodes on the surface of the active regions. The space (14) between the gate electrodes on the element isolation region is filled with the insulating isolation layer (8) so that unevenness in the underlying portion on the element isolation region on which the conductive interconnection layer (10) to be formed is reduced, preventing thinning of the conductive interconnection layer and disconnection due to excessive etching of a resin film in patterning the conductive interconnection layer.
公开/授权文献
- US4663872A Sign apparatus with movable sleeve 公开/授权日:1987-05-12
信息查询
IPC分类: