发明授权
- 专利标题: Multi-processor system for invalidating hierarchical cache
- 专利标题(中): 用于无效分层缓存的多处理器系统
-
申请号: US976645申请日: 1992-11-13
-
公开(公告)号: US5287484A公开(公告)日: 1994-02-15
- 发明人: Osamu Nishii , Kunio Uchiyama , Hirokazu Aoki , Takashi Kikuchi , Yasuhiko Saigou
- 申请人: Osamu Nishii , Kunio Uchiyama , Hirokazu Aoki , Takashi Kikuchi , Yasuhiko Saigou
- 申请人地址: JPX Tokyo JPX Tokyo
- 专利权人: Hitachi, Ltd.,Hitachi VLSI Engineering Corp.
- 当前专利权人: Hitachi, Ltd.,Hitachi VLSI Engineering Corp.
- 当前专利权人地址: JPX Tokyo JPX Tokyo
- 优先权: JPX1-156804 19890621
- 主分类号: G06F12/08
- IPC分类号: G06F12/08
摘要:
A non-shared system with respect to an outside and an inside cache in a multi-processor system has multi-layer hierarchical cache. An invalidation address on a main memory address bus 31 in company with the rewriting of a main memory 30 is transmitted via a first and a second path 35, 36 to inside caches 11,21 so as to invalidate these inside caches 11, 21. The invalidation address is transmitted to the outside caches 12, 22 via the bidirectional connections between the main memory address bus 31 and outside caches 12, 22 so as to invalidate these outside caches 12, 22. It is extremely improbable for the address of access for writing to the transmitted to the main memory address bus 31 because the outside caches 12, 22 are operated in either copy back or write once system. As a result, even though the invalidation address is transmitted to the outside caches 12, 22 via the bidirectional connections between the main memory address bus 31 and the outside caches 12, 22, it is extremely improbably for the address of access for writing to conflict with a signal on the bidirectional connection.
信息查询