发明授权
US5600824A Clock generating means for generating bus clock and chip clock
synchronously having frequency ratio of N-1/N responsive to
synchronization signal for inhibiting data transfer
失效
时钟产生装置,用于产生响应于同步信号的N-1 / N频率同步的总线时钟和芯片时钟,用于禁止数据传送
- 专利标题: Clock generating means for generating bus clock and chip clock synchronously having frequency ratio of N-1/N responsive to synchronization signal for inhibiting data transfer
- 专利标题(中): 时钟产生装置,用于产生响应于同步信号的N-1 / N频率同步的总线时钟和芯片时钟,用于禁止数据传送
-
申请号: US191865申请日: 1994-02-04
-
公开(公告)号: US5600824A公开(公告)日: 1997-02-04
- 发明人: James B. Williams , Kenneth K. Chan , John F. Shelton , Ehsan Rashid
- 申请人: James B. Williams , Kenneth K. Chan , John F. Shelton , Ehsan Rashid
- 申请人地址: CA Palo Alto
- 专利权人: Hewlett-Packard Company
- 当前专利权人: Hewlett-Packard Company
- 当前专利权人地址: CA Palo Alto
- 主分类号: G06F1/06
- IPC分类号: G06F1/06 ; G06F13/42 ; G06F1/04
摘要:
A data communication system for communicating data between a bus running at a first clock frequency and a circuit block operating synchronously with the data bus at a second clock frequency. The system includes a clock generator for generating a bus clock signal at the first clock frequency and a chip clock signal at the second clock frequency wherein the first and second clock signal frequencies are in the ratio of (N-1):N where N is an integer greater than 1 and wherein the bus and chip clock signals are synchronized once every N cycles of the chip clock signal. The clock generator also generates a synchronization signal indicating the chip clock signal cycle in which the bus and chip clock signals are synchronized. The circuit block includes an interface circuit for receiving and transmitting data on the bus. The system also includes circuits connected to each circuit block for identifying a chip clock signal cycle in which data cannot be transmitted by the circuit block on the bus and a chip clock signal cycle in which data cannot be received by the circuit block from the bus, there being one of each type of cycle in each contiguous block of N chip clock cycles.
信息查询