发明授权
- 专利标题: Semiconductor memory device with testable spare columns and rows
- 专利标题(中): 半导体存储器件具有可测试的备用列和行
-
申请号: US271468申请日: 1999-03-17
-
公开(公告)号: US6046955A公开(公告)日: 2000-04-04
- 发明人: Yasuhiro Suematsu , Shigeo Ohshima
- 申请人: Yasuhiro Suematsu , Shigeo Ohshima
- 申请人地址: JPX Kawasaki
- 专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人地址: JPX Kawasaki
- 优先权: JPX10-083644 19980330
- 主分类号: G01R31/28
- IPC分类号: G01R31/28 ; G11C8/12 ; G11C11/401 ; G11C11/407 ; G11C29/04 ; G11C29/34 ; G11C8/00
摘要:
A synchronous dynamic random access memory has spare columns which can be tested before shipping. In the memory, a mode set register outputs a multibank write signal in the test mode. A CBS latch circuit generates not only a signal for selecting the spare column decoders in banks and in the test mode but also signals for selecting the column decoders. Write driving circuits write the data onto the column lines selected by the column decoders and onto the spare column lines selected by the spare column decoders.
公开/授权文献
- US5585798A Obstacle detection system for automotive vehicle 公开/授权日:1996-12-17
信息查询