发明授权
US6046955A Semiconductor memory device with testable spare columns and rows 失效
半导体存储器件具有可测试的备用列和行

Semiconductor memory device with testable spare columns and rows
摘要:
A synchronous dynamic random access memory has spare columns which can be tested before shipping. In the memory, a mode set register outputs a multibank write signal in the test mode. A CBS latch circuit generates not only a signal for selecting the spare column decoders in banks and in the test mode but also signals for selecting the column decoders. Write driving circuits write the data onto the column lines selected by the column decoders and onto the spare column lines selected by the spare column decoders.
公开/授权文献
信息查询
0/0