发明授权
- 专利标题: Self-aligned array contact for memory cells
- 专利标题(中): 用于存储单元的自对准阵列触点
-
申请号: US10605590申请日: 2003-10-10
-
公开(公告)号: US06870211B1公开(公告)日: 2005-03-22
- 发明人: Rama Divakaruni , Johnathan E. Faltermeier , Michael Maldei , Jay Strane
- 申请人: Rama Divakaruni , Johnathan E. Faltermeier , Michael Maldei , Jay Strane
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理商 Steven Capella; Daryl Neff
- 主分类号: H01L21/60
- IPC分类号: H01L21/60 ; H01L21/8242 ; H01L27/108
摘要:
A method of forming bitlines for a memory cell array of an integrated circuit and conductive lines interconnecting transistors of an external region outside of the memory cell array is provided. The method includes patterning troughs in a dielectric region covering the memory cell array according to a first critical dimension mask. Bitline contacts to a substrate and bitlines are formed in the troughs. Thereafter, conductive lines are formed which consist essentially of at least one material selected from the group consisting of metals and conductive compounds of metals in horizontally oriented patterns patterned by a second critical dimension mask, wherein the conductive lines interconnect the bitlines to transistors of external circuitry outside of the memory cell array, the conductive lines being interconnected to the bitlines only at peripheral edges of the memory cell array.
公开/授权文献
- US20050077562A1 SELF-ALIGNED ARRAY CONTACT FOR MEMORY CELLS 公开/授权日:2005-04-14
信息查询
IPC分类: