发明授权
- 专利标题: Self-test circuit and memory device incorporating it
- 专利标题(中): 自检电路和结合其的存储器件
-
申请号: US09691115申请日: 2000-10-19
-
公开(公告)号: US06907555B1公开(公告)日: 2005-06-14
- 发明人: Yukihiro Nomura , Hiroyuki Fujimoto , Takahiro Suzuki , Tatsuya Kanda , Yasurou Matsuzaki , Masahiko Saitou , Hiroyoshi Tomita
- 申请人: Yukihiro Nomura , Hiroyuki Fujimoto , Takahiro Suzuki , Tatsuya Kanda , Yasurou Matsuzaki , Masahiko Saitou , Hiroyoshi Tomita
- 申请人地址: JP Kawasaki
- 专利权人: Fujitsu Limited
- 当前专利权人: Fujitsu Limited
- 当前专利权人地址: JP Kawasaki
- 代理机构: Arent Fox PLLC
- 优先权: JP11-359999 19991217; JP2000-169689 20000606
- 主分类号: G01R31/28
- IPC分类号: G01R31/28 ; G01R31/3185 ; G06F12/16 ; G11C11/401 ; G11C11/407 ; G11C29/00 ; G11C29/06 ; G11C29/12 ; G11C29/44
摘要:
The present invention is a self-test circuit (BIST) incorporated in the memory device, which is activated in response to a test activation signal from outside. When this self-test circuit is activated in response to a test activation signal (WBIZ) from outside, it generates a test operation command (WBI-CMD), generates a test address (WBI-ADD), and generates test data (WBI-DATA). Furthermore, after the self-test circuit writes the test data to a memory cell, it effects a comparison to establish whether or not the read data that is read from this memory cell is the same as the test data that was written thereto and stores information as to the result of this comparison. This comparison result information is then output to the outside.
信息查询