发明授权
US06917555B2 Integrated circuit power management for reducing leakage current in circuit arrays and method therefor
有权
集成电路电源管理,用于减少电路阵列中的漏电流及其方法
- 专利标题: Integrated circuit power management for reducing leakage current in circuit arrays and method therefor
- 专利标题(中): 集成电路电源管理,用于减少电路阵列中的漏电流及其方法
-
申请号: US10675005申请日: 2003-09-30
-
公开(公告)号: US06917555B2公开(公告)日: 2005-07-12
- 发明人: Ryan D. Bedwell , Christopher K. Y. Chun , Qadeer A. Qureshi , John J. Vaglica
- 申请人: Ryan D. Bedwell , Christopher K. Y. Chun , Qadeer A. Qureshi , John J. Vaglica
- 申请人地址: US TX Austin
- 专利权人: Freescale Semiconductor, Inc.
- 当前专利权人: Freescale Semiconductor, Inc.
- 当前专利权人地址: US TX Austin
- 代理商 Michael J. Balconi-Lamica
- 主分类号: G06F1/32
- IPC分类号: G06F1/32 ; G11C5/14 ; G11C7/22 ; G11C7/00
摘要:
Leakage current is eliminated in a memory array during a low power mode of a processing system having a processor that interfaces with the memory array. Because two power planes are created, the processor may continue executing instructions using a system memory while bypassing the memory array when the array is powered down. A switch selectively removes electrical connectivity to a supply voltage terminal in response to either processor-initiated control resulting from execution of an instruction or from a source originating in the system somewhere else than the processor. Upon restoration of power to the memory array, data may or may not need to be marked as unusable depending upon which of the two power planes supporting arrays to the memory array are located. Predetermined criteria may be used to control the timing of the restoration of power. Multiple arrays may be implemented to independently reduce leakage current.
公开/授权文献
信息查询