- 专利标题: Semiconductor device manufacturing method and semiconductor device
-
申请号: US10697316申请日: 2003-10-31
-
公开(公告)号: US06924192B2公开(公告)日: 2005-08-02
- 发明人: Masahiko Takeuchi
- 申请人: Masahiko Takeuchi
- 申请人地址: JP Tokyo
- 专利权人: Renesas Technology Corp.
- 当前专利权人: Renesas Technology Corp.
- 当前专利权人地址: JP Tokyo
- 代理机构: Oblon, Spivak, McClelland, Maier & Neustadt, P.C.
- 优先权: JP2003-144670 20030522
- 主分类号: H01L23/522
- IPC分类号: H01L23/522 ; H01L21/02 ; H01L21/768 ; H01L21/8242 ; H01L21/8247 ; H01L27/04 ; H01L27/108 ; H01L29/76 ; H01L31/119
摘要:
A technique is provided which makes it possible to achieve both of a reduction in contact resistance in a memory device and a reduction in contact resistance in a logic device even when oxidation is performed during formation of dielectric films of capacitors. Conductive barrier layers (82) are provided in the top ends of contact plugs (83b) electrically connected to ones of source/drain regions (59). Lower electrodes (70) of capacitors (73) are formed in contact with the conductive barrier layers (82) of the contact plugs (83b) and then dielectric films (71) and upper electrodes (72) of the capacitors (73) are sequentially formed. In the logic region, contact plugs (25) are formed in an upper layer so that they are in contact respectively with contact plugs (33) electrically connected to source/drain regions (9).
公开/授权文献
信息查询
IPC分类: