发明授权
- 专利标题: Semiconductor integrated circuitry and method for manufacturing the circuitry
- 专利标题(中): 半导体集成电路和制造电路的方法
-
申请号: US10920389申请日: 2004-08-18
-
公开(公告)号: US07081649B2公开(公告)日: 2006-07-25
- 发明人: Kozo Watanabe , Atsushi Ogishima , Masahiro Moniwa , Syunichi Hashimoto , Masayuki Kojima , Kiyonori Ohyu , Kenichi Kuroda , Nozomu Matsuda
- 申请人: Kozo Watanabe , Atsushi Ogishima , Masahiro Moniwa , Syunichi Hashimoto , Masayuki Kojima , Kiyonori Ohyu , Kenichi Kuroda , Nozomu Matsuda
- 申请人地址: JP Tokyo JP Tokyo
- 专利权人: Hitachi, Ltd.,Hitachi ULSI Systems Co., Ltd.
- 当前专利权人: Hitachi, Ltd.,Hitachi ULSI Systems Co., Ltd.
- 当前专利权人地址: JP Tokyo JP Tokyo
- 代理机构: Antonelli, Terry, Stout and Kraus, LLP.
- 优先权: JP9-92607 19970410; JP9-92608 19970410
- 主分类号: H01L29/76
- IPC分类号: H01L29/76
摘要:
A technology for a semiconductor integrated circuitry allows each of the DRAM memory cells to be divided finely so as to be more highly integrated and operate faster. In a method of manufacturing such a semiconductor integrated circuit, at first, gate electrodes 7 are formed via a gate insulating film 6 on the main surface of a semiconductor substrate 1, and on side surfaces of each of the gate electrodes there is formed a first side wall spacer 14 composed of silicon nitride and a second side wall spacer 15 composed of silicon oxide. Then, in the selecting MISFET Qs in the DRAM memory cell area there are opened connecting holes 19 and 21 in a self-matching manner with respect to the first side wall spacers 14 and connecting portion is formed connecting a conductor 20 to a bit line BL. In addition, in the N channel MISFETs Qn1 and Qn2, and in the P channel MISFET Qp1 in areas other than the DRAM memory cell area, high density N-type semiconductor areas 16 and 16b are formed, as well as a high density P-type semiconductor area 17 is formed in a self-matching manner with respect to the second side wall spacers 15.
公开/授权文献
信息查询
IPC分类: