发明授权
- 专利标题: Clock-data-recovery technique for high-speed links
- 专利标题(中): 用于高速链路的时钟数据恢复技术
-
申请号: US12683147申请日: 2010-01-06
-
公开(公告)号: US08181058B2公开(公告)日: 2012-05-15
- 发明人: Jianghui Su , Deqiang Song , Dawei Huang , Muthukumar Vairavan
- 申请人: Jianghui Su , Deqiang Song , Dawei Huang , Muthukumar Vairavan
- 申请人地址: US CA Redwood Shores
- 专利权人: Oracle America, Inc.
- 当前专利权人: Oracle America, Inc.
- 当前专利权人地址: US CA Redwood Shores
- 代理机构: Park, Vaughn, Fleming & Dowler LLP
- 代理商 Steven E. Stupp
- 主分类号: G06F1/04
- IPC分类号: G06F1/04 ; G06F13/42 ; G06F12/00 ; G06F11/00 ; H03L7/00 ; H03K5/01 ; H03K3/017 ; H03K7/04 ; H03K9/00 ; H04L12/28 ; H04J3/06 ; H03H7/30 ; H04B15/00 ; G01R13/00 ; G01R25/00 ; G06K5/04 ; H03M13/00
摘要:
A receiver circuit is described. In the receiver circuit, an analog-to-digital converter (ADC) generates first samples of a data signal based on a first clock signal, and a clock-data-recovery (CDR) error-detection circuit generates second samples of the data signal based on a second clock signal. In addition, the CDR error-detection circuit estimates intersymbol interference (ISI) at a current sample in the second samples from an adjacent, subsequent sample in the second samples. Based on the second samples and the estimated ISI, a CDR circuit generates the first clock signal and the second clock signal, which involves modifying the skews of either or both of these clock signals so that the current sample is associated with a zero crossing of a pulse response of a communication channel from which the data signal was received, thereby reducing or eliminating the ISI from the adjacent, subsequent sample.
公开/授权文献
- US20110167297A1 CLOCK-DATA-RECOVERY TECHNIQUE FOR HIGH-SPEED LINKS 公开/授权日:2011-07-07
信息查询