Invention Grant
US08748992B2 MOS transistors including SiON gate dielectric with enhanced nitrogen concentration at its sidewalls
有权
MOS晶体管包括在其侧壁处具有增强的氮浓度的SiON栅极电介质
- Patent Title: MOS transistors including SiON gate dielectric with enhanced nitrogen concentration at its sidewalls
- Patent Title (中): MOS晶体管包括在其侧壁处具有增强的氮浓度的SiON栅极电介质
-
Application No.: US13856702Application Date: 2013-04-04
-
Publication No.: US08748992B2Publication Date: 2014-06-10
- Inventor: Brian K. Kirkpatrick , James Joseph Chambers
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: H01L21/70
- IPC: H01L21/70 ; H01L29/78 ; H01L29/51

Abstract:
A method of forming an integrated circuit (IC) having at least one MOS device includes forming a SiON gate dielectric layer on a silicon surface. A gate electrode layer is deposited on the SiON gate layer and then patterning forms a gate stack. Exposed gate dielectric sidewalls are revealed by the patterning. A supplemental silicon oxide layer is formed on the exposed SiON sidewalls followed by nitriding. After nitriding, a post nitridation annealing (PNA) forms an annealed N-enhanced SiON gate dielectric layer including N-enhanced SiON sidewalls, wherein along lines of constant thickness a N concentration at the N-enhanced SiON sidewalls is ≧ the N concentration in a bulk of the annealed N-enhanced SiON gate layer −2 atomic %. A source and drain region on opposing sides of the gate stack are formed to define a channel region under the gate stack.
Public/Granted literature
- US20130221451A1 MOS TRANSISTORS INCLUDING SiON GATE DIELECTRIC WITH ENHANCED NITROGEN CONCENTRATION AT ITS SIDEWALLS Public/Granted day:2013-08-29
Information query
IPC分类: