发明授权
US09313058B2 Compact and fast N-factorial single data rate clock and data recovery circuits
有权
紧凑,快速的N因子单数据速率时钟和数据恢复电路
- 专利标题: Compact and fast N-factorial single data rate clock and data recovery circuits
- 专利标题(中): 紧凑,快速的N因子单数据速率时钟和数据恢复电路
-
申请号: US14459132申请日: 2014-08-13
-
公开(公告)号: US09313058B2公开(公告)日: 2016-04-12
- 发明人: Shoichiro Sengoku , George Alan Wiley , Chulkyu Lee
- 申请人: QUALCOMM Incorporated
- 申请人地址: US CA San Diego
- 专利权人: QUALCOMM Incorporated
- 当前专利权人: QUALCOMM Incorporated
- 当前专利权人地址: US CA San Diego
- 代理机构: Loza & Loza, LLP
- 主分类号: H04B1/00
- IPC分类号: H04B1/00 ; H04L25/40 ; H04L7/04 ; H03L7/00 ; H04L7/027 ; H04L7/033 ; H04L25/493
摘要:
A plurality of line interfaces is configured to receive a spread signal over the plurality of line interface. The spread signal carrying symbols with guaranteed symbol-to-symbol state transitions between consecutive symbols. The spread signal is defined by a plurality of transition signals including a first signal over a first line interface. A clock signal is extracted based on a comparison between a first instance of the first signal and a delayed second instance of the first signal. The delayed second instance of the first signal is sampled based on the clock signal to provide a symbol output. The clock extraction circuit is further adapted to generate the clock signal based on additional comparisons between a first instance of a second signal, within the plurality of transition signals, and a delayed second instance of the second signal, where the first and second signals are concurrent signals received over different line interfaces.
公开/授权文献
信息查询