Invention Grant
US09313058B2 Compact and fast N-factorial single data rate clock and data recovery circuits
有权
紧凑,快速的N因子单数据速率时钟和数据恢复电路
- Patent Title: Compact and fast N-factorial single data rate clock and data recovery circuits
- Patent Title (中): 紧凑,快速的N因子单数据速率时钟和数据恢复电路
-
Application No.: US14459132Application Date: 2014-08-13
-
Publication No.: US09313058B2Publication Date: 2016-04-12
- Inventor: Shoichiro Sengoku , George Alan Wiley , Chulkyu Lee
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Loza & Loza, LLP
- Main IPC: H04B1/00
- IPC: H04B1/00 ; H04L25/40 ; H04L7/04 ; H03L7/00 ; H04L7/027 ; H04L7/033 ; H04L25/493

Abstract:
A plurality of line interfaces is configured to receive a spread signal over the plurality of line interface. The spread signal carrying symbols with guaranteed symbol-to-symbol state transitions between consecutive symbols. The spread signal is defined by a plurality of transition signals including a first signal over a first line interface. A clock signal is extracted based on a comparison between a first instance of the first signal and a delayed second instance of the first signal. The delayed second instance of the first signal is sampled based on the clock signal to provide a symbol output. The clock extraction circuit is further adapted to generate the clock signal based on additional comparisons between a first instance of a second signal, within the plurality of transition signals, and a delayed second instance of the second signal, where the first and second signals are concurrent signals received over different line interfaces.
Public/Granted literature
- US20140348214A1 COMPACT AND FAST N-FACTORIAL SINGLE DATA RATE CLOCK AND DATA RECOVERY CIRCUITS Public/Granted day:2014-11-27
Information query