Invention Grant
US09449678B2 Semiconductor integrated circuit device 有权
半导体集成电路器件

Semiconductor integrated circuit device
Abstract:
A P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supplying power to the substrate are formed in parallel to word lines in such a manner that one region is provided per group of thirty two memory cell rows or sixty four cell rows.
Public/Granted literature
Information query
Patent Agency Ranking
0/0